# Lab 2

Jordan Small October 16, 2023

CDA3203 Computer Logic Design

Fall 2023

Dr. Maria Petrie Florida Atlantic University

# **Section 1: The Half Adder**

#### 1.1: Handwork

Half Bit Adder

M | A | B | 
$$\geq$$
 10 | Coat |  $\geq$  2 |  $\leq$  2 |  $\leq$  7 |  $\leq$  3 |  $\leq$  1 |  $\leq$  2 |  $\leq$  3 |  $\leq$  4 |  $\leq$  4 |  $\leq$  5 |  $\leq$  5 |  $\leq$  5 |  $\leq$  5 |  $\leq$  6 |  $\leq$  7 |  $\leq$  7 |  $\leq$  8 |

<u>Figure 1a</u>: The truth table for the half adder includes all possible 2-bit inputs and their respective sums, represented by two 1-bit outputs: the sum and the carry-out. The two combined outputs represent the sum in base 2; also included is the sum in base 10 to make the component's function very clear. Using the truth table, I formed K-maps and from them deduced the simplest sum of products for both outputs.

# 1.2: Diagram



<u>Figure 1b:</u> Using the NOT-AND-OR equivalent diagram (formed from the simplest sum of products found above), I was able to construct an all-NAND equivalent diagram. Displayed are the inputs, outputs, and internal wires needed to make the circuit function.

#### 1.3: Quartus



<u>Figure 1c & 1d:</u> Above is a snippet of the project settings, showing the root directory, device, and project name. Below is the VHDL code for the Half Adder circuit using the all-NAND equivalent: showcasing the internal wires needed to make the circuit function.

```
HalfAdder_SmallJordan.vhd
                                                                    =--Lab 2: Half Adder, built from 2-input NANDs
---
                --Jordan Small, 10/05/2023
#4 ∴<sub>B</sub>
           3
           4
                LIBRARY ieee;
{}
                USE ieee.std logic 1164.all;
           5
₹≣ ₹≣
           6
               ENTITY HalfAdder_SmallJordan IS
16 %
           8
               PORT (A, B : IN STD_LOGIC;
           9
                     Cout, Sum : OUT STD_LOGIC);
% ¾
               END HalfAdder SmallJordan;
          10
          11
7 0
          12
                --structural specification
₩
          13
          14
               ■ARCHITECTURE structure of HalfAdder SmallJordan IS
267 ab/
          15
                    SIGNAL w1, w2, w3, w4, w5: STD_LOGIC;
          16 ■ BEGIN
| .....
          17
                wl <= A NAND A; --A'
'≣ '2
              w2 <= B NAND B; --B'
w3 <= w1 NAND B; --(A'B)'
          18
          19
                w4 <= w2 NAND A; -- (AB')'
          20
                w5 <= A NAND B; -- (AB) '
          21
                Sum <= w3 NAND w4; --((A'B)'(AB')')' = A'B+AB' [DeMorgan]
Cout <= w5 NAND w5; --(AB)'' = AB
          22
          23
                END structure;
```



<u>Figure 1e:</u> The successful compilation (with no errors) of the circuit's VHDL code shows that there is no syntax error and that all connections are valid.



<u>Figure 1f:</u> Above is the timing diagram for the Half Adder—displaying all of the possible 1-bit binary additions and their correct, respective 2-bit results—highlighting the intended functionality of the circuit.

# **Section 2: The Full Adder**

## 2.1: Handwork



<u>Figure 2a:</u> The truth table for the full adder includes all possible 1-bit additions, including a carry-in value (the carry from the previous column) and their respective sums, represented by two 1-bit outputs: the sum and the carry. The two combined outputs represent the sum in base 2; also included is the sum in base 10 to make the component's function very clear. Using the truth table, I formed K-maps and from them deduced the simplest sum of products for both outputs.

## 2.2: Diagram



<u>Figure 2c:</u> Before drawing the diagram above, one was formed using a NOT-AND-OR from the simplest sum of products for both outputs. Since both sums included products from either three and/or four inputs, it was easiest to form the all-NAND above diagram using 3-input and 4-input NAND gates that were coded in a previous lab. Displayed as well are internal wires used to make the circuit function and their relations to input and output wires.

#### 2.3: Quartus



<u>Figure 2d:</u> Above are the project settings for the Full Adder including the root directory, project name, and device used. One thing to note in particular is the line that shows that there were two files added. For this project, the 3-input and 4-input NAND gates from Lab1 were utilized and included as components.

```
- - X
FullAdder_SmallJordan.vhd
           =--FullAdder, built by using 3 and 4-input NAND's
             --Jordan Small, 10/11/2023
44
            LIBRARY ieee:
USE ieee.std_logic_l164.all;
        5
           ENTITY FullAdder_SmallJordan IS
+=
                PORT (A, B, Cin: IN STD_LOGIC;
           Cout, Sum: OUT STD_LOGIC);
€
       10
            END FullAdder_SmallJordan;
1
       11
       12
             --structural specification
%
       13
           ■ARCHITECTURE structure of FullAdder_SmallJordan IS
%
       14
                SIGNAL w: STD LOGIC VECTOR(1 TO 11);
       15
%
       16
           COMPONENT NAND3_SmallJordan IS
0
       17
           \equiv
                 PORT (A, B, C: IN STD_LOGIC;
       18
                     Y
                          : OUT STD_LOGIC);
7
       19
            END COMPONENT NAND3_SmallJordan;
₽
       20
       21
           COMPONENT NAND4 SmallJordan IS
267
268
                PORT (A, B, C, D: IN STD_LOGIC;
                             : OUT STD LOGIC);
ab/
            END COMPONENT NAND4_SmallJordan;
       24
....
            w(1) <= A
                         NAND A;
=
       28
             w(2) <= B
                         NAND B;
            w(3) <= Cin NAND Cin;
       29
2
       30
             w(9) <= B NAND Cin;
            w(10) <= A NAND Cin;
       31
       32
            w(11) <= A
                         NAND B;
            nand3a: NAND3_SmallJordan PORT MAP(w(3), w(1), B, w(4));
       33
            nand3b: NAND3 SmallJordan PORT MAP(Cin, w(2), w(1),w(5));
       34
            nand3c: NAND3 SmallJordan PORT MAP(A, B, Cin, w(6));
       35
            nand3d: NAND3 SmallJordan PORT MAP(A, w(2), w(3), w(7));
       36
            nand4a: NAND4_SmallJordan PORT MAP(w(4), w(5), w(6), w(7), Sum);
       37
             nand3e: NAND3 SmallJordan PORT MAP(w(9), w(10), w(11), Cout);
       38
       39
            END structure:
```

<u>Figure 2e & 2f:</u> Above is the VHDL code for the Full Adder circuit. The wire relations from figure 2d are declared and used in the aforementioned implementation of previous lab components: the 3-input and 4-input NAND gates. Line 14 shows the utilization of STD\_LOGIC\_VECTOR assignment, rather than individual pin assignment. Below is the code's successful compilation showing no errors.





<u>Figure 2g:</u> The timing diagram for this circuit displays all possible 1-bit additions, including a carry-in value (the carry from the previous column) and their respective sums, represented by two 1-bit outputs: the sum and the carry. Annotations show that the additions were correct and the circuit functions as it should.

# **Section 3: The 4-bit Adder**

## 3.1: Diagram and Handwork



<u>Figure 3a:</u> The diagram above shows a 4-bit adder, built from using four 1-bit adders, displaying how the inputs and outputs relate to each other. Three internal wires were needed to use the carry-out value from the previous adder as the carry-in value for the next. The component adds two 4-bit binary numbers and a 1-bit carry-in and results in a 4-bit sum and a 1-bit carry out.

| Base <sub>1</sub> Base <sub>1</sub> Base <sub>1</sub> | Base Base Base | Base Base Base   | Base Base Base |
|-------------------------------------------------------|----------------|------------------|----------------|
| 2 10 16                                               | 2 10   16      | 2   10   16      | 2   10   16    |
| 1010   15 F                                           | 0111  3 D      | 101120 14        | 1101 16 10     |
| + 0101                                                | +0110          | + 1001<br>  0100 | + 0011         |

<u>Figure 3b:</u> Above are some examples of binary addition and their respective sums in base 2, 10, and 16. Later in this section, the two values being added will be assigned to A and B inputs as arbitrary values during a timing simulation to test the adder's functionality.

#### 3.2: Quartus



<u>Figure 3c:</u> Above are the project settings for the 4-bit adder, including the root directory, project name, and device used. One thing to note in particular is the line that shows that there were four files added. For this project, the 3-input and 4-input NAND gates from Lab1 were utilized and included as components. Also included are the previous circuit (the full adder), as well as a package I created, named "adders\_SmallJordan," used to hold all of the adder components I would make for easier referencing in the larger adders that will be introduced later in this report.

```
- • ×
FourBitAdder_SmallJordan.vhd
            ■--4bit Adder, built using four Full Adders
•
               --Jordan Small, 10/13/2023
44
              LIBRARY ieee;
۸,
              USE ieee.std logic 1164.all;
              USE work.adders_SmallJordan.all;
+=
            ENTITY FourBitAdder SmallJordan IS
                   PORT (A3,A2,A1,A0 : IN STD_LOGIC;
B3,B2,B1,B0 : IN STD_LOGIC;
賃
        10
1
                                       : IN STD LOGIC:
        11
                          Cin
%
                                       : OUT STD_LOGIC;
        13
%
                         S3,S2,S1,S0 : OUT STD_LOGIC);
        14
×
        15
              END FourBitAdder_SmallJordan;
        16
0
        17
              --structural architecture
        18
7
            ■ ARCHITECTURE structure of FourBitAdder_SmallJordan IS
SIGNAL c0,c1,c2 : STD_LOGIC;
        21
267
268
        22
            ■ BEGIN
              fa0: FullAdder_SmallJordan PORT MAP (A0,B0,Cin,c0,s0);
        23
ab/
              fal: FullAdder_SmallJordan PORT MAP (Al,Bl,c0,c1,s1);
        24
fa2: FullAdder_SmallJordan PORT MAP (A2, B2, C1, C2, s2);
fa3: FullAdder_SmallJordan PORT MAP (A3, B3, C2, Cout, s3);
=
2
```

<u>Figure 3d:</u> Above is the VHDL code for the 4-bit adder. Depicted by figure 3a, the code uses four full adders and their relation to each other to form one 4-bit adder. These relations can be observed by the respective port mapping on lines 23-26. Likewise stated in figure 3a, the result will be a 4-bit binary number (represented by s3 down-to s0) and a 1-bit carry-out. On line 7, you can see the introduction of the "adders\_SmallJordan" package—a package used to hold all the adder components for easier referencing in the larger adders that will be introduced later in this report.



Figure 3e: Shown above is the successful compilation of the VHDL from figure 3c—showing no errors.



<u>Figure 3f:</u> Using the values displayed in figure 3b as arbitrary values for A and B inputs (as well as the value of Cin to be forced low), the timing diagram acts as a test to see that the values were being added correctly. The annotation highlights two things: 1) for the first two tests, the adder performed correctly and displayed the expected results (shown in decimal value, to make the addition clear). 2) for the second two tests, the results were 5bits and therefore did not fit in the register; a carry-out value of 1 reinforced this outcome.

# **Section 4: The 8-bit Adder**

## 4.1: Diagram



<u>Figure 4a:</u> The diagram above shows an 8-bit adder, built from using two 4-bit adders, displaying how the inputs and outputs relate to each other. One internal wire, C, was needed to use the carry-out value from the previous adder as the carry-in value for the next. The component adds two 8-bit binary numbers (assume the bracket notation for A and B inputs represent an array, i.e A[3-0] represents A3, A2, A1, A0; this notation will be used in later diagrams throughout this report) and a 1-bit carry-in and results in an 8-bit sum (represented by s7 down-to s0) and a 1-bit carry out.

#### 4.2: Quartus



<u>Figure 4b:</u> Above are the project settings for the 8-bit adder, including the root directory, project name, and device used. One thing to note in particular is the line that shows that there were six files added. For this project, the 3-input and 4-input NAND gates from Lab1 were utilized and included as components. Also included are the three previous adder components from this lab, as well as the previously mentioned "adders SmallJordan" package.

```
EightBitAdder_SmallJordan.vhd
                   ■--8bit Adder, built using two 4bit Adders
                     --Jordan Small, 10/13/2023
# 44
                    LIBRARY ieee;
USE ieee.std logic 1164.all;
                    USE work.adders_SmallJordan.all;
€ €
16 %
                   ■ENTITY EightBitAdder_SmallJordan IS
                         PORT (A7,A6,A5,A4,A3,A2,A1,A0 : IN STD_LOGIC;
B7,B6,B5,B4,B3,B2,B1,B0 : IN STD_LOGIC;
Cin : IN STD_LOGIC;
% ×
Z 0
             12
\mathbf{k}
                    S7,56,S5,S4,S3,S2,S1,S0 : OUT STD_LOGIC);
END EightBitAdder_SmallJordan;
             14
267
268 ab/
             15
             16
17
                     --structural architecture
■ ARCHITECTURE structure of EightBitAdder SmallJordan IS
             19
                          SIGNAL C : STD_LOGIC;
             21
                    fba0: FourBitAdder SmallJordan PORT MAP (A3,A2,A1,A0,B3,B2,B1,B0,Cin,C,S3,S2,S1,S0); fbal: FourBitAdder SmallJordan PORT MAP (A7,A6,A5,A4,B7,B6,B5,B4,C,Cout,S7,S6,S5,S4);
             23
             24
```

<u>Figure 4c:</u> Above is the VHDL code for the 8-bit adder. Depicted by figure 4a, the code uses two 4-bit adders and their relation to each other to form one 8-bit adder. These relations can be observed by the respective port mapping on lines 23 and 24. Likewise stated in figure 4a, the result will be an 8-bit binary number (represented by \$7 down-to \$0) and a 1-bit carry-out. Line 6 shows the "adders\_SmallJordan" package implementation.



Figure 4d: Above is the successful compilation—without errors— of figure 4c.



<u>Figure 4e:</u> To test this circuit's functionality, a simulation was done forcing all input values to high and Cin to low. The result, as expected, does not fit in the register and shows a constant Cout value of 1 throughout the simulation, reinforcing the aforementioned.

## Section 5: The 16-bit Adder

## 5.1: Diagram



<u>Figure 5a:</u> The diagram above shows a 16-bit adder, built from using two 8-bit adders, displaying how the inputs and outputs relate to each other. One internal wire, C, was needed to use the carry-out value from the previous adder as the carry-in value for the next. The component adds two 8-bit binary numbers (using the same pin notation from figure 4a) and a 1-bit carry-in and results in a 16-bit sum (represented by the same notation from figure 4a) and a 1-bit carry out.

#### 5.2: Quartus



<u>Figure 5b:</u> Above are the project settings for the 16-bit adder, including the root directory, project name, and device used. One thing to note in particular is the line that shows that there were seven files added. For this project, the 3-input and 4-input NAND gates from Lab1 were utilized and included as components. Also included are the four previous adder components from this lab, as well as the previously mentioned "adders\_SmallJordan" package.



<u>Figure 5c:</u> Shortly after starting the project, I was running into some issues compiling the VHDL (shown later in this report). Early-on in the troubleshooting process, I realized that there were not enough pins available in the device used in figure 5b and thus I selected a new device (highlighted in the figure) with more pins.

```
abc
                                                                                                     - B X
             ■--16bit Adder, built using two 8bit Adders
--Jordan Small, 10/13/2023
44
               --All STD LOGIC VECTORs are commented, as the file would
               --not compile when using them.
A./<sub>B</sub>
              LIBRARY ieee;
              USE ieee.std_logic_l164.all;
ŧ
              USE work.adders_SmallJordan.all;
€
            BENTITY SixteenBitAdder_SmallJordan IS
B -- PORT (A : IN STD_LOGIC_VECTOR (0 TO 15);
-- B : IN STD_LOGIC_VECTOR (0 TO 15);
        10
        11
        13
%
                    (A15, A14, A13, A12, A11, A10, A9, A8 : IN STD_LOGIC;
        14
%
                      A7,A6,A5,A4,A3,A2,A1,A0
                                                        : IN STD_LOGIC;
                      B15,B14,B13,B12,B11,B10,B9,B8 : IN STD_LOGIC;
        16
Û
                     B7, B6, B5, B4, B3, B2, B1, B0
                                                       : IN STD LOGIC;
        18
7
                                                  Cin : IN STD_LOGIC;
Cout : OUT STD_LOGIC;
        19
20
        21
267
268
                     S15,S14,S13,S12,S11,S10,S9,S8 : OUT STD_LOGIC; S7,S6,S5,S4,S3,S2,S1,S0 : OUT STD_LOGIC);
        22
        23
ab/
        24
                          S : OUT STD_LOGIC_VECTOR (0 TO 15));
        25
        26
              END SixteenBitAdder_SmallJordan;
        27
=
        28
               --structural architecture
            MARCHITECTURE structure OF SixteenBitAdder_SmallJordan IS
2
        30
                   SIGNAL C:
                                   STD_LOGIC;
                   BEGIN
        31
        32
                   eba0: EightBitAdder_SmallJordan PORT MAP (A7,A6,A5,A4,A3,A2,A1,A0,
        33
                                                                    B7.B6.B5.B4.B3.B2.B1.B0.
                                                          Cin, C, S7,S6,S5,S4,S3,S2,S1,S0);
        34
        35
        36
                   ebal: EightBitAdder SmallJordan PORT MAP (A15,A14,A13,A12,A11,A10,A9,A8,
                                                                    B15,B14,B13,B12,B11,B10,B9,B8,
        38
                                                         C, Cout, S15,S14,S13,S12,S11,S10,S9,S8);
        39
              END structure;
```

<u>Figure 5c:</u> Above is the VHDL code for the 16-bit adder. Depicted by figure 5a, the code uses two 8-bit adders and their relation to each other to form one 16-bit adder. These relations can be observed by the respective port mapping on lines 32 through 38. Likewise stated in figure 5a, the result will be a 16-bit binary number and a 1-bit carry-out. Line 8 shows the "adders\_SmallJordan" package implementation. As mentioned by comments on lines 3 and 4, lines 11, 12, and 24 were commented-out, as the code was having a hard time compiling when using vectors to declare pins. The errors that occurred stayed consistent with variable declarations or the lack thereof, namely due to vectors (the code compiled fine without them).



<u>Figure 5d:</u> To test this circuit's functionality, a simulation was done forcing all input values to high and Cin to low. The result, as expected, does not fit in the register and shows a constant Cout value of 1 throughout the simulation, reinforcing the aforementioned.